Skip to content
2000
Volume 13, Issue 4
  • ISSN: 2352-0965
  • E-ISSN: 2352-0973

Abstract

Background: In Multilevel Inverters (MLI) as the number of level increases, there is a proportionate increase in the count of the semiconductor devices that are employed. Methods: This paper deals with an asymmetrical cascaded H-bridge inverter topology with half bridge cells to produce seven level output voltage waveform. Nearest Level Control (NLM) technique is used to produce the switching pulses. The operating principle of the proposed MLI and its performance abilities is verified through MATLAB/Simulink and a prototype is developed to provide the experimental results. Results: Total Harmonic Distortion (THD) is computed for proposed MLI for different types of loads in simulation environment as well as in the developed hardware prototype. Comparison between the proposed MLI and recent topologies demonstrates the advantageous features. Conclusion: The simulation and hardware results confirm the suitability of the proposed seven level MLI as the total component count, and the requirement of DC sources reduces considerably.

Loading

Article metrics loading...

/content/journals/raeeng/10.2174/2352096512666190417122807
2020-06-01
2025-06-22
Loading full text...

Full text loading...

/content/journals/raeeng/10.2174/2352096512666190417122807
Loading

  • Article Type:
    Research Article
Keyword(s): asymmetrical; Cascaded H-bridge; conduction losses; half bridge; NLM; THD
This is a required field
Please enter a valid email address
Approval was a Success
Invalid data
An Error Occurred
Approval was partially successful, following selected items could not be processed due to error
Please enter a valid_number test