Skip to content
2000
Volume 16, Issue 2
  • ISSN: 1876-4029
  • E-ISSN: 1876-4037

Abstract

Introduction: Interconnects are an essential requirement for any circuit completion. They are utilised to connect two or more blocks, yet when creating a circuit, certain problems have been observed. Scaling back technology is one such problem. Methods: With technology scaled down their aspects change which can straightforwardly affect the circuit boundaries. Because of this, the time constant and power consumption in the interconnect circuits has increased. Certain wire (RC) models and techniques have previously been characterized to control these performance parameters however in this paper, authors have proposed a new interconnect structure with a buffer insertion technique using adiabatic dynamic logic (ADL). Results: To optimise power, a Schmitt trigger is inserted as a buffer between lengthy interconnect circuits utilising an energy-recovery mechanism. The TSPICE tool is used to model and simulate the entire circuit. Conclusion: The suggested model's performance is compared to that of other cutting-edge methods.

Loading

Article metrics loading...

/content/journals/mns/10.2174/0118764029298466240508091306
2024-06-01
2025-06-18
Loading full text...

Full text loading...

/content/journals/mns/10.2174/0118764029298466240508091306
Loading

  • Article Type:
    Research Article
Keyword(s): ADL buffers; copper; delay; Interconnects; power consumption; VLSI
This is a required field
Please enter a valid email address
Approval was a Success
Invalid data
An Error Occurred
Approval was partially successful, following selected items could not be processed due to error
Please enter a valid_number test