Skip to content
2000
Volume 12, Issue 1
  • ISSN: 1876-4029
  • E-ISSN: 1876-4037

Abstract

Background: Over the last few decades, reversible logic system/circuits have received considerable attention in the diversified fields such as nanotechnology, quantum computing, cryptography, optical computing and low power design of VLSI circuits due to their low power dissipation characteristics. Methods: In this paper, we proposed the design of reversible shift register (SR) i.e. serial-in-serial out (SISO), serial-in-parallel out (SIPO), parallel-in-serial out (PISO) and parallel-in-parallel out (PIPO) SR using a reduced number of reversible logic gates and garbage output. Result: As compared to previously reported results, the improvement in our proposed model of SISO, SIPO, PISO and PIPO was found to be 50 – 66.66 %, 42.85 – 66.66 %, 12.5 – 53.33 % and 50 – 66.66 % respectively, in terms of the number of reversible logic gates.

Loading

Article metrics loading...

/content/journals/mns/10.2174/1876402911666190617112734
2020-04-01
2025-06-24
Loading full text...

Full text loading...

/content/journals/mns/10.2174/1876402911666190617112734
Loading

  • Article Type:
    Research Article
Keyword(s): delay; flip-flop; garbage output; Reversible logic gate; shift register; VLSI
This is a required field
Please enter a valid email address
Approval was a Success
Invalid data
An Error Occurred
Approval was partially successful, following selected items could not be processed due to error
Please enter a valid_number test